ADA4000-1AUJZ-R7 Analog Devices Inc, ADA4000-1AUJZ-R7 Datasheet - Page 11

IC,Operational Amplifier,SINGLE,BIPOLAR/JFET,TSOP,5PIN,PLASTIC

ADA4000-1AUJZ-R7

Manufacturer Part Number
ADA4000-1AUJZ-R7
Description
IC,Operational Amplifier,SINGLE,BIPOLAR/JFET,TSOP,5PIN,PLASTIC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of ADA4000-1AUJZ-R7

Design Resources
Power off protected data acquisition signal chain using ADG4612 , AD711, and AD7476 (CN0165)
Amplifier Type
J-FET
Number Of Circuits
1
Slew Rate
20 V/µs
Gain Bandwidth Product
5MHz
Current - Input Bias
5pA
Voltage - Input Offset
200µV
Current - Supply
1.35mA
Current - Output / Channel
28mA
Voltage - Supply, Single/dual (±)
8 V ~ 36 V, ±4 V ~ 18 V
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
TSOT-23-5, TSOT-5, TSOP-5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Output Type
-
-3db Bandwidth
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
ADA4000-1AUJZ-R7TR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADA4000-1AUJZ-R7
Manufacturer:
VISHAY
Quantity:
5 723
SETTLING TIME
Settling time is the amount of time it takes the amplifier output
to reach and remain within a percentage of its final value. This
is an important parameter in data acquisition systems. Because
most bipolar DAC converters have current output, an external
op amp is required to convert the current to voltage. Therefore,
the amplifier settling time plays a role in the total settling time
of the output signal. A good approximation for the total settling
time is
The ADA4000-1/ADA4000-2/ADA4000-4 settle to within 0.1%
of their final value in less than 1.2 μs. The settling time has been
tested by using the configuration circuit in Figure 34.
t
S
Total
=
(
t
S
DAC
10V p-p
) (
2
+
t
S
AMP
V1
)
10kΩ
2
0
3
2
ADA4000-1
+15V
–15V
10kΩ
V+
V–
Figure 34. Settling Time Test Circuit
Rev. A | Page 11 of 16
1
10kΩ
10kΩ
The input signal is a 10 V pulse and the output is the error
signal for the settling time shown in Figure 33.
Figure 33. Settling Time Measurement Using the False Summing Node Method
1kΩ
ADA4000-1/ADA4000-2/ADA4000-4
AD828
+15V
–15V
V+
V–
8
4
20kΩ
200ns/DIV
V
OUT
200mV/DIV
5V/DIV

Related parts for ADA4000-1AUJZ-R7