EP2S130F1020C3 Altera, EP2S130F1020C3 Datasheet - Page 219

no-image

EP2S130F1020C3

Manufacturer Part Number
EP2S130F1020C3
Description
IC STRATIX II FPGA 130K 1020FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S130F1020C3

Number Of Logic Elements/cells
132540
Number Of Labs/clbs
6627
Total Ram Bits
6747840
Number Of I /o
742
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Family Name
Stratix II
Number Of Logic Blocks/elements
132540
# I/os (max)
742
Frequency (max)
778.82MHz
Process Technology
90nm (CMOS)
Operating Supply Voltage (typ)
1.2V
Logic Cells
132540
Ram Bits
6747840
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1020
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-2158

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S130F1020C3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1020C3
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C3K
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C3N
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP2S130F1020C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1020C3N
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S130F1020C3N
0
Altera Corporation
April 2011
Notes to
(1)
(2)
3.3-V LVTTL
3.3-V LVCMOS
2.5 V
1.8 V
1.5-V LVCMOS
SSTL-2 Class I
SSTL-2 Class II
SSTL-18 Class I
1.8-V HSTL Class I
1.5-V HSTL Class I
LVDS/ HyperTransport
technology
3.3-V LVTTL
3.3-V LVCMOS
2.5 V
DDIO Column Output I/O
Table 5–83. Maximum DCD for DDIO Output on Row I/O Pins Without PLL in the Clock Path for -4 & -5
Devices
Table 5–84. Maximum DCD for DDIO Output on Column I/O Pins Without PLL in the Clock Path for -3
Devices (Part 1 of 2)
Row DDIO Output I/O
Table 5–83
The DCD specification is based on a no logic array noise condition.
Standard
Standard
Table
Notes
5–83:
assumes the input clock has zero DCD.
(1),
(2)
Maximum DCD Based on I/O Standard of Input Feeding the DDIO Clock
3.3/2.5 V
Notes
Maximum DCD Based on I/O Standard of Input Feeding the DDIO
3.3/2.5 V
Therefore, the DCD percentage for the 267 MHz SSTL-2 Class II DDIO
row output clock on a –3 device ranges from 48.4% to 51.6%.
440
390
375
325
430
355
350
335
330
330
180
260
210
195
TTL/CMOS
(1),
TTL/CMOS
(2)
1.8/1.5 V
Clock Port (No PLL in the Clock Path)
1.8/1.5 V
495
450
430
385
490
410
405
390
385
390
180
Port (No PLL in the Clock Path)
380
330
315
SSTL-2
2.5 V
170
120
105
160
180
90
85
80
65
60
60
SSTL-2
2.5 V
145
100
85
SSTL/HSTL
1.8/1.5 V
160
110
100
155
180
SSTL/HSTL
95
75
70
65
70
70
Stratix II Device Handbook, Volume 1
1.8/1.5 V
145
100
85
DC & Switching Characteristics
HyperTransport
Technology
LVDS/
3.3 V
105
135
100
105
110
105
180
75
90
85
90
1.2-V
HSTL
1.2 V
145
100
85
Unit
ps
ps
ps
Unit
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
5–83

Related parts for EP2S130F1020C3