EP1S40B956C5 Altera, EP1S40B956C5 Datasheet - Page 426

IC STRATIX FPGA 40K LE 956-BGA

EP1S40B956C5

Manufacturer Part Number
EP1S40B956C5
Description
IC STRATIX FPGA 40K LE 956-BGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S40B956C5

Number Of Logic Elements/cells
41250
Number Of Labs/clbs
4125
Total Ram Bits
3423744
Number Of I /o
683
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
956-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S40B956C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S40B956C5
Manufacturer:
ALTERA
0
Part Number:
EP1S40B956C5
Manufacturer:
ALTERA
Quantity:
1
Part Number:
EP1S40B956C5
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S40B956C5N
Manufacturer:
ALTERA
0
I/O Standards
Section III–2
Chapter
September 2004,
November 2003,
April 2004, v3.0
July 2003, v2.0
October 2003,
Date/Version
v3.1
v2.2
v2.1
Table 4–1 on page
added Note 1.
Deleted Figure named “1.5-V Differential HSTL Class II
Termination.”
Updated text describing
Preliminary Standard JC42.3” on page
Updated HyperTransport data rates on
Changed HyperTransport device speed from 800 MHz to
400 MHz on
Added four rows to
V HSTL Class I, 1.8-V HSTL Class I, 1.5-V HSTL Class II,
and 1.8-V HSTL Class II.
Changed title of
Updated
Updated
Added description of which clock pins support differential
on-chip termination on
Updated description of flip-chip packages on
Changed title of
Updated milliamps for non-thermally enhanced cavity up
and non-thermally enhanced FineLine BGA packages on
page
Updated equation for FineLine BGA package on
page
Updated milliamps in non-thermally enhanced cavity up and
non-thermally enhanced FineLine BGA packages
onpage
Updated notes to
New information added to the
New information added to the
Guidelines”
Removed support for series and parallel on-chip
termination.
Updated
Added the Output Enable Group Logic Option in Quartus II
and Toggle Rate Logic Option in Quartus II sections.
Updated notes to
Renamed impedance matching to series termination
throughout Chapter.
Removed wide range specs for LVTTL and LVCMOS
standards pages 4-3 to 4-5.
Relaxed restriction of input pins next to differential pins for
flipchip packages (pages 4-20, 4-35, and 4-36).
Added Drive Strength section on page 4-26.
Removed text “for 10 ns or less” from AC Hot socketing
specification on page 4-27.
Added Series Termination column to Table 4-9.
4–35.
4–35.
4–37.
Table 4–4 on page
Figure 4–20 on page
Figure
section.
page
4–22.
Table 4–3 on page
Figure 4–21 on page
Figure
Table
4–17.
4–1: renamed table, updated table, and
Table 4–2 on page
Changes Made
page
4–10.
“SSTL-18 Class I & II - EIA/JEDEC
4–18.
4–22.
4–30.
“Hot Socketing”
“Differential Pad Placement
4–29.
4–21.
4–31.
4–18: 1.5-
4–11.
page
Stratix Device Handbook, Volume 2
4–17.
page
section.
4–31.
Altera Corporation
Comments

Related parts for EP1S40B956C5